# **Camera Driver flow**

Interrupt handling in Linux camera drivers is crucial for managing image capture events, synchronization, and data transfer. Here's a detailed explanation of how interrupts are typically handled:

# **Key Components of Interrupt Handling**

- 1. Interrupt Types:
  - o Frame Start/End: Signals the beginning/end of a frame capture
  - Vertical Blanking (VSYNC): Marks the end of frame transmission
  - o Data Ready: Indicates sensor data is available for transfer
  - o DMA Completion: Signals DMA transfer completion
  - o Error Interrupts: For hardware faults or protocol errors
- 2. Interrupt Setup:

1. Interrupt Service Routine (ISR):

```
static irqreturn_t sample_cam_isr(int irq, void *dev_id){
   struct sample_cam_device *cam = dev_id;
   u32 status_reg;

/* Read interrupt status register */
   status_reg = readl(cam->base_reg + STATUS_REG_OFFSET);

/* Handle frame completion interrupt */
```

```
if (status_reg & FRAME_COMPLETE_IRQ) {
/* Signal buffer completion */
struct vb2_buffer *vb = &cam->buffers[cam->current_buf].vb;
   vb->timestamp = ktime_get_ns();
   vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
/* Start next buffer */
cam->current_buf = (cam->current_buf + 1) % MAX_BUFFERS;
  start_dma_transfer(cam);
/* Clear interrupt */
writel(FRAME_COMPLETE_IRQ, cam->base_reg + STATUS_REG_OFFSET);
return IRQ_HANDLED;
}
/* Handle error interrupts */
if (status_reg & ERROR_IRQ_MASK) {
   handle_hw_errors(cam, status_reg);
return IRQ_HANDLED;
}
return IRQ_NONE;
}
Typical Workflow
 1. Initialization:
```

Request IRQ during probe()

- o Configure interrupt enable/disable registers
- Set up DMA buffers

## 2. Capture Sequence:

- o Enable interrupts before starting capture
- ISR handles buffer management on frame completion
- o DMA transfers data to kernel/user buffers
- o Disable interrupts during shutdown

#### 3. Synchronization:

- Use spinlocks for shared data between ISR and userspace
- o Atomic variables for buffer indices
- Wait queues for blocking operations

#### Critical Considerations

- 1. Top/Bottom Half Split:
  - Top Half (ISR): Minimal work (ack IRQ, copy registers)
- Bottom Half: Deferred work (tasklet/workqueue for heavy processing)

```
DECLARE_TASKLET_DISABLED(cam_tasklet, sample_cam_tasklet_fn, 0);

static irqreturn_t sample_cam_isr(...){

/* Schedule bottom half */

tasklet_schedule(&cam->tasklet);

return IRQ_HANDLED;
}

static void sample_cam_tasklet_fn(unsigned long data){

/* Handle buffer processing here */
}
```

# 1. DMA Buffer Management:

```
static void start_dma_transfer(struct sample_cam_device *cam){

dma_addr_t dma_addr = vb2_dma_contig_plane_dma_addr(
```

```
&cam->buffers[cam->current_buf].vb, 0);

/* Configure DMA engine */

writel(dma_addr, cam->base_reg + DMA_ADDR_REG);

writel(START_DMA, cam->base_reg + CONTROL_REG);
}
```

# Error Handling:

- Timeout detection
- CRC checks
- Automatic reset mechanisms

#### Common Frameworks Used

## 1. V4L2 Subsystem:

- o Integrate with vb2 (Video Buffer 2) for buffer management
- o Use v4l2\_device and video\_device structures

# 2. DMA Engine API:

- o For efficient memory transfers
- o dmaengine\_prep\_slave\_sg()
- dmaengine\_submit()

#### 3. IIO (Industrial I/O):

For sensor control (if using I2C/SPI sensors)

# Real-World Example

Here's a simplified sequence for a MIPI CSI-2 camera:

- 1. Sensor generates VSYNC interrupt
- 2. ISR starts DMA transfer from CSI-2 receiver
- 3. DMA completion interrupt signals transfer done
- 4. Buffer is marked ready for userspace
- Process dequeues buffer via VIDIOC\_DQBUF

#### Common Pitfalls

## 1. Missed Interrupts:

- o Ensure proper interrupt acknowledgment
- Use edge-triggered interrupts carefully

#### 2. Race Conditions:

- Protect shared state with spin\_lock\_irqsave()
- Use proper memory barriers
- 3. DMA Coherency:

- Use dma\_alloc\_coherent() for buffers
- Handle cache synchronization with dma\_sync\_single\_for\_device()

This is a generalized overview - actual implementations vary significantly based on:

- Camera interface (MIPI CSI-2, Parallel, USB, etc.)
- Sensor capabilities
- SOC-specific DMA controllers
- Kernel version and subsystem requirements

For a complete implementation, study drivers like:

- drivers/media/platform/s5p-mfc/ (Samsung MFC)
- drivers/media/platform/omap3isp/ (TI ISP)
- drivers/media/i2c/ov5640.c (Sensor driver)

[Sensor] → [ISP/CSI Controller] → [DMA Engine] → [Kernel Buffers] → [Userspace]

# Full Data Path Example

- 1. Sensor: Captures a 640x480 RAW Bayer frame at 30 FPS.
- 2. CSI-2: Serializes data into MIPI packets (4 lanes, 800 Mbps/lane).
- 3. **ISP**:
  - Applies 3A (Auto Exposure, Auto White Balance, Auto Focus)
  - o Converts RAW → YUV422
- 4. DMA: Transfers YUV data to vb2\_buffer[0] at 0x1f300000 (physical).
- 5. Kernel: Marks buffer as "done" via vb2\_buffer\_done().
- 6. Userspace: VIDIOC\_DQBUF returns buffer index 0; app processes buf\_ptrs[0].

#### **Driver Tasks:**

- I2C Configuration: Set resolution, frame rate, and image format via sensor registers.
- // Example: Configure OV5640 sensor via I2C
- i2c\_client = devm\_i2c\_new\_client\_device(&pdev->dev, adapter, &ov5640\_info);
- i2c\_smbus\_write\_byte\_data(i2c\_client, OV5640\_REG\_CONFIG, 0x01);

Sensor configuration in camera drivers involves setting up the image sensor to operate with the desired parameters (resolution, frame rate, exposure, etc.) via low-level register access. Here's a comprehensive breakdown of common configurations and how they're implemented:

# 1. Power Management

**Key Configurations:** 

- Power On/Off Sequence:
- •
- // Typical in probe()/remove()
- gpiod\_set\_value(sensor->reset\_gpio, 1); // Assert reset
- msleep(10); // Wait for power stability
- gpiod\_set\_value(sensor->reset\_gpio, 0); // Release reset
- msleep(100); // Sensor initialization time
- Clock Configuration:
- sensor->xclk = devm\_clk\_get(dev, "xclk");
- clk\_set\_rate(sensor->xclk, 24000000); // Set 24MHz master clock
- clk\_prepare\_enable(sensor->xclk);

# 2. Interface Configuration

MIPI CSI-2 Setup:

// Configure lane count, data rate

i2c\_smbus\_write\_byte\_data(client, 0x3000, 0x07); // 4 lanes

i2c\_smbus\_write\_byte\_data(client, 0x3001, 0x33); // 1.5Gbps/lane

#### 3. Resolution & Frame Rate

```
// 30 FPS calculation:

// Frame time = (1125 lines * 2200 pixels/line) / 74.25MHz ≈ 33ms

i2c_write_reg16(client, REG_VTS, 1125); // Vertical total size
```

# 4. Image Quality Parameters

```
i2c_write_reg(client, 0x5300, 0x08); // Sharpness level
// Set RGB gains
i2c_write_reg(client, 0x3400, 0x04); // AWB enable
i2c_write_reg(client, 0x3401, 0x80); // R gain (1.5x)
```

- 5. Output Format Configuration
- 6. Timing Configuration
- 7. Sensor Mode Setup

/ Full-resolution snapshot mode

i2c\_write\_reg(client, 0x0100, 0x01); // Stream on

i2c\_write\_reg(client, 0x3A02, 0x03); // Full size binning off

Here's a **step-by-step flow of sensor configuration and data handling** in a Linux camera driver, without code:

#### 1. Initialization Phase

- 1. Power Sequencing:
  - Enable voltage regulators (analog/digital/IO)
  - o Toggle reset/powerdown GPIOs with proper delays
  - Wait for sensor stabilization (1-100ms)
- 2. Clock Setup:
  - o Enable master clock (XCLK) at sensor-specific frequency (e.g., 24MHz)
  - Verify clock stability
- 3. Bus Initialization:
  - o Initialize I<sup>2</sup>C/SPI communication
  - Verify sensor presence (read ID register)

# 2. Sensor Configuration Phase

- 1. Register Initialization:
  - Write sensor initialization sequence (reset, analog settings)

o Configure interface parameters (MIPI lanes, clock polarity)

## 2. Resolution & Timing:

- Set active window (width/height)
- Configure blanking intervals (HTS/VTS)
- Calculate frame rate:

Frame Time = (Total Lines × Line Time)

#### 3. Image Quality Setup:

- Enable 3A (Auto Exposure/White Balance/Focus)
- o Configure sharpness/noise reduction
- Set color correction matrix

#### 4. Output Format:

- Choose pixel format (YUV, RAW, RGB)
- o Configure packing order (YUYV, UYVY, etc.)

## 5. Test Mode (Optional):

- Enable color bar/checkerboard patterns
- Verify data pipeline integrity

#### 3. Data Flow Phase

#### 1. Calibration:

- o Read OTP (One-Time Programmable) data
- o Apply lens shading/black level correction

#### 2. Stream Control:

- Start streaming (STREAMON command)
- Enable VSYNC/FRAME\_START interrupts

# 4. Capture Pipeline

#### 1. Sensor → ISP/CSI:

- o Sensor outputs pixel data via MIPI/parallel interface
- ISP processes data (demosaic, color correction)

#### 2. DMA Transfer:

- DMA engine programmed with buffer addresses
- Scatter-gather lists handle fragmented memory

#### 3. Buffer Management:

- o videobuf2 queues buffers to hardware
- DMA completion IRQ signals filled buffer

# 5. Userspace Interaction

#### 1. Buffer Handoff:

- Kernel marks buffer as "ready" via V4L2
- Userspace dequeues buffer with DQBUF

## 2. Frame Processing:

- Applications access frames via MMAP/USERPTR
- o Process/display/encode image data

#### 6. Runtime Control Flow

# 16. Dynamic Adjustments:



# 8. Shutdown Sequence

## 1. Stop Streaming:

- o Disable sensor output
- o Release DMA channels

#### 2. Power Down:

- Assert reset/powerdown pins
- o Disable clocks/regulators

This flow represents the essential steps from hardware initialization to delivering frames to userspace, abstracted from code implementation details.

# **Full System Flow Diagram**

